0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 5 of 5 matches in All Departments

Emerging Memory Technologies - Design, Architecture, and Applications (Hardcover, 2012): Yuan Xie Emerging Memory Technologies - Design, Architecture, and Applications (Hardcover, 2012)
Yuan Xie
R4,155 R3,410 Discovery Miles 34 100 Save R745 (18%) Ships in 12 - 17 working days

This book explores the design implications of emerging, non-volatile memory (NVM) technologies on future computer memory hierarchy architecture designs. Since NVM technologies combine the speed of SRAM, the density of DRAM, and the non-volatility of Flash memory, they are very attractive as the basis for future universal memories. This book provides a holistic perspective on the topic, covering modeling, design, architecture and applications. The practical information included in this book will enable designers to exploit emerging memory technologies to improve significantly the performance/power/reliability of future, mainstream integrated circuits.

Three-Dimensional Integrated Circuit Design - EDA, Design and Microarchitectures (Hardcover, 2010 ed.): Yuan Xie, Jingsheng... Three-Dimensional Integrated Circuit Design - EDA, Design and Microarchitectures (Hardcover, 2010 ed.)
Yuan Xie, Jingsheng Jason Cong, Sachin Sapatnekar
R4,608 R4,322 Discovery Miles 43 220 Save R286 (6%) Ships in 12 - 17 working days

We live in a time of great change. In the electronics world, the last several decades have seen unprecedented growth and advancement, described by Moore's law. This observation stated that transistor density in integrated circuits doubles every 1. 5-2 years. This came with the simultaneous improvement of individual device perf- mance as well as the reduction of device power such that the total power of the resulting ICs remained under control. No trend remains constant forever, and this is unfortunately the case with Moore's law. The trouble began a number of years ago when CMOS devices were no longer able to proceed along the classical scaling trends. Key device parameters such as gate oxide thickness were simply no longer able to scale. As a result, device o- state currents began to creep up at an alarming rate. These continuing problems with classical scaling have led to a leveling off of IC clock speeds to the range of several GHz. Of course, chips can be clocked higher but the thermal issues become unmanageable. This has led to the recent trend toward microprocessors with mul- ple cores, each running at a few GHz at the most. The goal is to continue improving performance via parallelism by adding more and more cores instead of increasing speed. The challenge here is to ensure that general purpose codes can be ef?ciently parallelized. There is another potential solution to the problem of how to improve CMOS technology performance: three-dimensional integrated circuits (3D ICs).

Emerging Memory Technologies - Design, Architecture, and Applications (Paperback, Softcover reprint of the original 1st ed.... Emerging Memory Technologies - Design, Architecture, and Applications (Paperback, Softcover reprint of the original 1st ed. 2014)
Yuan Xie
R3,918 Discovery Miles 39 180 Ships in 10 - 15 working days

This book explores the design implications of emerging, non-volatile memory (NVM) technologies on future computer memory hierarchy architecture designs. Since NVM technologies combine the speed of SRAM, the density of DRAM, and the non-volatility of Flash memory, they are very attractive as the basis for future universal memories. This book provides a holistic perspective on the topic, covering modeling, design, architecture and applications. The practical information included in this book will enable designers to exploit emerging memory technologies to improve significantly the performance/power/reliability of future, mainstream integrated circuits.

Die-stacking Architecture (Paperback): Yuan Xie, Jishen Zhao Die-stacking Architecture (Paperback)
Yuan Xie, Jishen Zhao
R1,190 Discovery Miles 11 900 Ships in 10 - 15 working days

The emerging three-dimensional (3D) chip architectures, with their intrinsic capability of reducing the wire length, promise attractive solutions to reduce the delay of interconnects in future microprocessors. 3D memory stacking enables much higher memory bandwidth for future chip-multiprocessor design, mitigating the "memory wall" problem. In addition, heterogenous integration enabled by 3D technology can also result in innovative designs for future microprocessors. This book first provides a brief introduction to this emerging technology, and then presents a variety of approaches to designing future 3D microprocessor systems, by leveraging the benefits of low latency, high bandwidth, and heterogeneous integration capability which are offered by 3D technology.

Three-Dimensional Integrated Circuit Design - EDA, Design and Microarchitectures (Paperback, Previously published in... Three-Dimensional Integrated Circuit Design - EDA, Design and Microarchitectures (Paperback, Previously published in hardcover)
Yuan Xie, Jingsheng Jason Cong, Sachin Sapatnekar
R4,228 Discovery Miles 42 280 Ships in 10 - 15 working days

We live in a time of great change. In the electronics world, the last several decades have seen unprecedented growth and advancement, described by Moore's law. This observation stated that transistor density in integrated circuits doubles every 1. 5-2 years. This came with the simultaneous improvement of individual device perf- mance as well as the reduction of device power such that the total power of the resulting ICs remained under control. No trend remains constant forever, and this is unfortunately the case with Moore's law. The trouble began a number of years ago when CMOS devices were no longer able to proceed along the classical scaling trends. Key device parameters such as gate oxide thickness were simply no longer able to scale. As a result, device o- state currents began to creep up at an alarming rate. These continuing problems with classical scaling have led to a leveling off of IC clock speeds to the range of several GHz. Of course, chips can be clocked higher but the thermal issues become unmanageable. This has led to the recent trend toward microprocessors with mul- ple cores, each running at a few GHz at the most. The goal is to continue improving performance via parallelism by adding more and more cores instead of increasing speed. The challenge here is to ensure that general purpose codes can be ef?ciently parallelized. There is another potential solution to the problem of how to improve CMOS technology performance: three-dimensional integrated circuits (3D ICs).

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
The Environment and International…
Scott Kaufman Hardcover R2,659 Discovery Miles 26 590
Comparative Paradiplomacy
Jorge Schiavon Paperback R1,244 Discovery Miles 12 440
U.S. Imperialism in Latin America…
Edward Kaplan Hardcover R2,146 Discovery Miles 21 460
Russian and Soviet Diplomacy, 1900-39
Alastair Kocho-Williams Hardcover R3,034 Discovery Miles 30 340
Foreign Policy of the New Taiwan…
Chen Jie Hardcover R3,411 Discovery Miles 34 110
Documents of American Diplomacy - From…
Michael D Gambone Hardcover R4,956 Discovery Miles 49 560
Asia Pacific Countries and the US…
David W.F. Huang Hardcover R3,311 Discovery Miles 33 110
Britain's Persuaders - Soft Power in a…
Helen Ramscar, Michael Clarke Hardcover R2,343 Discovery Miles 23 430
Room for Diplomacy - The History of…
Mark Bertram Hardcover R1,564 Discovery Miles 15 640
The ASEAN Regional Forum
Michael Leifer Paperback R716 Discovery Miles 7 160

 

Partners