0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (8)
  • -
Status
Brand

Showing 1 - 9 of 9 matches in All Departments

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016):... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R4,486 R3,511 Discovery Miles 35 110 Save R975 (22%) Ships in 12 - 17 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

On-Chip Interconnect with aelite - Composable and Predictable Systems (Hardcover, 2011 Ed.): Andreas Hansson, Kees Goossens On-Chip Interconnect with aelite - Composable and Predictable Systems (Hardcover, 2011 Ed.)
Andreas Hansson, Kees Goossens
R4,589 Discovery Miles 45 890 Ships in 12 - 17 working days

The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs.

Debugging Systems-on-Chip - Communication-centric and Abstraction-based Techniques (Hardcover, 2014 ed.): Bart Vermeulen, Kees... Debugging Systems-on-Chip - Communication-centric and Abstraction-based Techniques (Hardcover, 2014 ed.)
Bart Vermeulen, Kees Goossens
R4,299 R3,623 Discovery Miles 36 230 Save R676 (16%) Ships in 12 - 17 working days

This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly.Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors.The authors novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model.The authors also quantify the hardware cost and design effort to support their approach.
"

Memory Controllers for Real-Time Embedded Systems - Predictable and Composable Real-Time Systems (Hardcover, 2012 ed.): Benny... Memory Controllers for Real-Time Embedded Systems - Predictable and Composable Real-Time Systems (Hardcover, 2012 ed.)
Benny Akesson, Kees Goossens
R4,204 Discovery Miles 42 040 Ships in 12 - 17 working days

Verification of real-time requirements in systems-on-chip becomes more complex as more applications are integrated. Predictable and composable systems can manage the increasing complexity using formal verification and simulation. This book explains the concepts of predictability and composability and shows how to apply them to the design and analysis of a memory controller, which is a key component in any real-time system.

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover reprint of the original 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R3,396 R3,220 Discovery Miles 32 200 Save R176 (5%) Out of stock

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Debugging Systems-on-Chip - Communication-centric and Abstraction-based Techniques (Paperback, Softcover reprint of the... Debugging Systems-on-Chip - Communication-centric and Abstraction-based Techniques (Paperback, Softcover reprint of the original 1st ed. 2014)
Bart Vermeulen, Kees Goossens
R3,327 R3,133 Discovery Miles 31 330 Save R194 (6%) Out of stock

This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly. Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors. The authors' novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model. The authors also quantify the hardware cost and design effort to support their approach.

Memory Controllers for Real-Time Embedded Systems - Predictable and Composable Real-Time Systems (Paperback, 2012): Benny... Memory Controllers for Real-Time Embedded Systems - Predictable and Composable Real-Time Systems (Paperback, 2012)
Benny Akesson, Kees Goossens
R3,551 Discovery Miles 35 510 Out of stock

Verification of real-time requirements in systems-on-chip becomes more complex as more applications are integrated. Predictable and composable systems can manage the increasing complexity using formal verification and simulation. This book explains the concepts of predictability and composability and shows how to apply them to the design and analysis of a memory controller, which is a key component in any real-time system.

On-Chip Interconnect with aelite - Composable and Predictable Systems (Paperback, 2011 ed.): Andreas Hansson, Kees Goossens On-Chip Interconnect with aelite - Composable and Predictable Systems (Paperback, 2011 ed.)
Andreas Hansson, Kees Goossens
R3,076 Discovery Miles 30 760 Out of stock

The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs.

Networks on Chips - Technology and Tools (Hardcover): Giovanni De Micheli Networks on Chips - Technology and Tools (Hardcover)
Giovanni De Micheli; Edited by Luca Benini; Contributions by Davide Bertozzi, Israel Cidon, Kees Goossens, …
R1,751 Discovery Miles 17 510 Ships in 12 - 17 working days

The design of today's semiconductor chips for various applications, such as telecommunications, poses various challenges due to the complexity of these systems. These highly complex systems-on-chips demand new approaches to connect and manage the communication between on-chip processing and storage components and networks on chips (NoCs) provide a powerful solution.
This book is the first to provide a unified overview of NoC technology. It includes in-depth analysis of all the on-chip communication challenges, from physical wiring implementation up to software architecture, and a complete classification of their various Network-on-Chip approaches and solutions.
* Leading-edge research from world-renowned experts in academia and industry with state-of-the-art technology implementations/trends
* An integrated presentation not currently available in any other book
* A thorough introduction to current design methodologies and chips designed with NoCs

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Polaroid Fit Active Watch (Black)
R760 Discovery Miles 7 600
Bostik Glue Stick (40g)
R52 Discovery Miles 520
Hermione Granger Wizard Wand - In…
 (1)
R834 Discovery Miles 8 340
The Truth About Cape Slavery - The…
Patric Tariq Mellet Paperback R330 R240 Discovery Miles 2 400
Home Classix Placemats - Geometric…
R59 R51 Discovery Miles 510
Harry Potter Wizard Wand - In…
 (3)
R830 Discovery Miles 8 300
Multi Colour Animal Print Neckerchief
R119 Discovery Miles 1 190
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Bestway Spider-Man Beach Ball (51cm)
R50 R45 Discovery Miles 450
ZA Cute Puppy Love Paw Set (Necklace…
R712 R499 Discovery Miles 4 990

 

Partners