0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R3,241 Discovery Miles 32 410 Ships in 10 - 15 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the original 1st ed. 2003)
Nicola Nicolici, Bashir M. Al-Hashimi
R2,925 Discovery Miles 29 250 Ships in 10 - 15 working days

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.

Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.): Nicola Nicolici,... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.)
Nicola Nicolici, Bashir M. Al-Hashimi
R3,071 Discovery Miles 30 710 Ships in 10 - 15 working days

This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths.

Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R4,726 Discovery Miles 47 260 Ships in 10 - 15 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Isabella Rug (160x230cm)
R1,499 R425 Discovery Miles 4 250
HP 250 G9 15.6" Celeron Notebook…
R5,999 R5,699 Discovery Miles 56 990
Bond No. 9 Chinatown Eau De Parfum Spray…
R7,495 R5,295 Discovery Miles 52 950
Tommy Hilfiger - Tommy Cologne Spray…
R1,218 R694 Discovery Miles 6 940
Gotcha Anadigi 50M-WR Watch (Gents)
R399 R236 Discovery Miles 2 360
Peptine Pro Canine/Feline Hydrolysed…
R369 R299 Discovery Miles 2 990
Kenwood Steam Iron (2200W)
R519 R437 Discovery Miles 4 370
Pure Pleasure Fullfit Extra Length…
R999 R899 Discovery Miles 8 990
Dala Craft Pom Poms - Assorted Colours…
R36 Discovery Miles 360
Jumbo Puzzle Mates Puzzle & Roll Storage…
 (4)
R699 R419 Discovery Miles 4 190

 

Partners