0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • R5,000 - R10,000 (1)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Test Resource Partitioning for System-on-a-Chip (Hardcover, 2002 ed.): Vikram Iyengar, Anshuman Chandra Test Resource Partitioning for System-on-a-Chip (Hardcover, 2002 ed.)
Vikram Iyengar, Anshuman Chandra
R2,929 Discovery Miles 29 290 Ships in 10 - 15 working days

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.

SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.

Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.

Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Test Resource Partitioning for System-on-a-Chip (Paperback, Softcover reprint of the original 1st ed. 2002): Vikram Iyengar,... Test Resource Partitioning for System-on-a-Chip (Paperback, Softcover reprint of the original 1st ed. 2002)
Vikram Iyengar, Anshuman Chandra
R2,775 Discovery Miles 27 750 Ships in 10 - 15 working days

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic. SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols. Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume. Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

The VLSI Handbook (Hardcover, 2nd edition): Wai-Kai Chen The VLSI Handbook (Hardcover, 2nd edition)
Wai-Kai Chen; Series edited by Richard C. Dorf; Contributions by Mohammed Ismail, Stephen I. Long, Mikael Ostling, …
R6,978 Discovery Miles 69 780 Ships in 12 - 17 working days

At the cusp of the last century, Wai-Kai Chen introduced a monumental reference for the design, analysis, and prediction of VLSI circuits: The VLSI Handbook. Significantly revised, revamped, and updated to keep pace with the most dynamic field in engineering, this second edition has expanded to 13 sections comprising nearly 100 chapters focused on the key concepts, models, and equations. Written by a stellar international panel of expert contributors, this handbook is still the most up-to-date, reliable, and comprehensive source for real answers to practical problems. The emphasis remains on the fundamental theory underlying professional applications, and new sections reflect recent areas of industrial and research focus. WHAT'S NEW IN THE SECOND EDITION? New Sections on... -Low-power electronics and design -VLSI signal processing New Chapters on... -CMOS fabrication -Content-addressable memory -Compound semiconductor RF circuits -High-speed circuit design principles Completely Revised Chapters and Sections on... -SiGe HBT technology -Bipolar junction transistor amplifiers -Performance modeling and analysis using SystemC -Design languages, expanded from two chapters to twelve -Testing of digital systems Structured for convenient navigation and loaded with practical solutions, The VLSI Handbook, Second Edition remains the first choice for answers to the problems and challenges faced daily in engineering practice.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Acer Chromebook Spin 511 11.6" Notebook…
R9,249 Discovery Miles 92 490
Loot
Nadine Gordimer Paperback  (2)
R205 R164 Discovery Miles 1 640
Folding Table (Black) (1.8m)
 (1)
R1,299 R899 Discovery Miles 8 990
Loot
Nadine Gordimer Paperback  (2)
R205 R164 Discovery Miles 1 640
Cable Guys Controller and Smartphone…
R399 R359 Discovery Miles 3 590
Bosch GBM 320 Professional Drill…
R799 R728 Discovery Miles 7 280
Dog Man: The Scarlet Shedder
Dav Pilkey Hardcover R420 R328 Discovery Miles 3 280
Rogz Indoor 3D Pod Dog Bed (Petrol/Grey…
R1,775 Discovery Miles 17 750
First Aid Dressing No 3
R5 Discovery Miles 50
Amos Super Glue on Blister Card (3g)
R33 Discovery Miles 330

 

Partners