0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (8)
  • R5,000 - R10,000 (2)
  • -
Status
Brand

Showing 1 - 10 of 10 matches in All Departments

Electrothermal Analysis of VLSI Systems (Paperback, Softcover reprint of the original 1st ed. 2000): Yi-Kan Cheng, Ching-Han... Electrothermal Analysis of VLSI Systems (Paperback, Softcover reprint of the original 1st ed. 2000)
Yi-Kan Cheng, Ching-Han Tsai, Chin-Chi Teng, Sung-Mo Steve Kang
R2,987 Discovery Miles 29 870 Ships in 10 - 15 working days

This useful book addresses electrothermal problems in modern VLSI systems. It discusses electrothermal phenomena and the fundamental building blocks that electrothermal simulation requires. The authors present three important applications of VLSI electrothermal analysis: temperature-dependent electromigration diagnosis, cell-level thermal placement, and temperature-driven power and timing analysis.

Design Automation for Timing-Driven Layout Synthesis (Paperback, Softcover reprint of the original 1st ed. 1993): S.... Design Automation for Timing-Driven Layout Synthesis (Paperback, Softcover reprint of the original 1st ed. 1993)
S. Sapatnekar, Sung-Mo Steve Kang
R4,557 Discovery Miles 45 570 Ships in 10 - 15 working days

The automation of layout synthesis design under stringent timing specifications is essential for state-of-the-art VLSI circuits and systems design. Especially, the timing-driven layout synthesis with optimal placement and routing of transistors with proper sizing is most critical in view of the chip area, interconnection parasitics, circuit delay and power dissipation. This book presents a systematic and unified view of the layout synthesis problem with a strong focus on CMOS technology. The criticality of RC parasitics in the interconnects and the optimal sizing of both p-channel and n-channel translators are illustrated for motivation. Following the motivation, the problems of modeling circuit delays and translator sizing are formulated and solved with mathematical rigor. Various delay models for CMOS circuits are discussed to account for realistic interconnection parasitics, the effect of transistor sizes, and also the input slew rates. Also many of the efficient transistor sizing algorithms are critically reviewed and the most recent transistor sizing algorithm based on convex programming techniques is introduced.For design automation of the rigorous CMOS layout synthesis, an integrated system that employs a suite of functional modules is introduced for step-by-step illustration of the design optimization process that produces highly compact CMOS layouts that meet user-specified timing and logical netlist requirements. Through most rigorous discussion of the essential design automation process steps and important models and algorithms this book presents a unified systems approach that can be practiced for high-performance CMOS VLSI designs. This book serves as an excellent reference, and can be used as text in advanced courses covering VLSI design, especially for design automation of physical design.

Physical Design for Multichip Modules (Paperback, Softcover reprint of the original 1st ed. 1994): Mysore Sriram, Sung-Mo Steve... Physical Design for Multichip Modules (Paperback, Softcover reprint of the original 1st ed. 1994)
Mysore Sriram, Sung-Mo Steve Kang
R4,532 Discovery Miles 45 320 Ships in 10 - 15 working days

Physical Design for Multichip Modules collects together a large body of important research work that has been conducted in recent years in the area of Multichip Module (MCM) design. The material consists of a survey of published results as well as original work by the authors. All major aspects of MCM physical design are discussed, including interconnect analysis and modeling, system partitioning and placement, and multilayer routing. For readers unfamiliar with MCMs, this book presents an overview of the different MCM technologies available today. An in-depth discussion of various recent approaches to interconnect analysis are also presented. Remaining chapters discuss the problems of partitioning, placement, and multilayer routing, with an emphasis on timing performance. For the first time, data from a wide range of sources is integrated to present a clear picture of a new, challenging and very important research area. For students and researchers looking for interesting research topics, open problems and suggestions for further research are clearly stated.Points of interest include: * Clear overview of MCM technology and its relationship to physical design; * Emphasis on performance-driven design, with a chapter devoted to recent techniques for rapid performance analysis and modeling of MCM interconnects; * Different approaches to multilayer MCM routing collected together and compared for the first time; * Explanation of algorithms is not overly mathematical, yet is detailed enough to give readers a clear understanding of the approach; * Quantitative data provided wherever possible for comparison of different approaches; * A comprehensive list of references to recent literature on MCMs provided.

Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995): Carlos H.... Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,521 Discovery Miles 45 210 Ships in 10 - 15 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Hot-Carrier Reliability of MOS VLSI Circuits (Paperback, Softcover reprint of the original 1st ed. 1993): Yusuf Leblebici,... Hot-Carrier Reliability of MOS VLSI Circuits (Paperback, Softcover reprint of the original 1st ed. 1993)
Yusuf Leblebici, Sung-Mo Steve Kang
R5,833 Discovery Miles 58 330 Ships in 10 - 15 working days

As the complexity and the density of VLSI chips increase with shrinking design rules, the evaluation of long-term reliability of MOS VLSI circuits is becoming an important problem. The assessment and improvement of reliability on the circuit level should be based on both the failure mode analysis and the basic understanding of the physical failure mechanisms observed in integrated circuits. Hot-carrier induced degrada tion of MOS transistor characteristics is one of the primary mechanisms affecting the long-term reliability of MOS VLSI circuits. It is likely to become even more important in future generation chips, since the down ward scaling of transistor dimensions without proportional scaling of the operating voltage aggravates this problem. A thorough understanding of the physical mechanisms leading to hot-carrier related degradation of MOS transistors is a prerequisite for accurate circuit reliability evaluation. It is also being recognized that important reliability concerns other than the post-manufacture reliability qualification need to be addressed rigorously early in the design phase. The development and use of accurate reliability simulation tools are therefore crucial for early assessment and improvement of circuit reliability : Once the long-term reliability of the circuit is estimated through simulation, the results can be compared with predetermined reliability specifications or limits. If the predicted reliability does not satisfy the requirements, appropriate design modifications may be carried out to improve the resistance of the devices to degradation.

Electrothermal Analysis of VLSI Systems (Hardcover, 2002 ed.): Yi-Kan Cheng, Ching-Han Tsai, Chin-Chi Teng, Sung-Mo Steve Kang Electrothermal Analysis of VLSI Systems (Hardcover, 2002 ed.)
Yi-Kan Cheng, Ching-Han Tsai, Chin-Chi Teng, Sung-Mo Steve Kang
R3,149 Discovery Miles 31 490 Ships in 10 - 15 working days

This useful book addresses electrothermal problems in modern VLSI systems. It discusses electrothermal phenomena and the fundamental building blocks that electrothermal simulation requires. The authors present three important applications of VLSI electrothermal analysis: temperature-dependent electromigration diagnosis, cell-level thermal placement, and temperature-driven power and timing analysis.

Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.): Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka... Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,664 Discovery Miles 46 640 Ships in 10 - 15 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Physical Design for Multichip Modules (Hardcover, 1994 ed.): Mysore Sriram, Sung-Mo Steve Kang Physical Design for Multichip Modules (Hardcover, 1994 ed.)
Mysore Sriram, Sung-Mo Steve Kang
R4,690 Discovery Miles 46 900 Ships in 10 - 15 working days

Physical Design for Multichip Modules collects together a large body of important research work that has been conducted in recent years in the area of Multichip Module (MCM) design. The material consists of a survey of published results as well as original work by the authors. All major aspects of MCM physical design are discussed, including interconnect analysis and modeling, system partitioning and placement, and multilayer routing. For readers unfamiliar with MCMs, this book presents an overview of the different MCM technologies available today. An in-depth discussion of various recent approaches to interconnect analysis are also presented. Remaining chapters discuss the problems of partitioning, placement, and multilayer routing, with an emphasis on timing performance. For the first time, data from a wide range of sources is integrated to present a clear picture of a new, challenging and very important research area. For students and researchers looking for interesting research topics, open problems and suggestions for further research are clearly stated. Points of interest include: Clear overview of MCM technology and its relationship to physical design; Emphasis on performance-driven design, with a chapter devoted to recent techniques for rapid performance analysis and modeling of MCM interconnects; Different approaches to multilayer MCM routing collected together and compared for the first time; Explanation of algorithms is not overly mathematical, yet is detailed enough to give readers a clear understanding of the approach; Quantitative data provided wherever possible for comparison of different approaches; A comprehensive list of references to recent literature on MCMs provided.

Hot-Carrier Reliability of MOS VLSI Circuits (Hardcover, 1993 ed.): Yusuf Leblebici, Sung-Mo Steve Kang Hot-Carrier Reliability of MOS VLSI Circuits (Hardcover, 1993 ed.)
Yusuf Leblebici, Sung-Mo Steve Kang
R5,995 Discovery Miles 59 950 Ships in 10 - 15 working days

As the complexity and the density of VLSI chips increase with shrinking design rules, the evaluation of long-term reliability of MOS VLSI circuits is becoming an important problem. The assessment and improvement of reliability on the circuit level should be based on both the failure mode analysis and the basic understanding of the physical failure mechanisms observed in integrated circuits. Hot-carrier induced degrada tion of MOS transistor characteristics is one of the primary mechanisms affecting the long-term reliability of MOS VLSI circuits. It is likely to become even more important in future generation chips, since the down ward scaling of transistor dimensions without proportional scaling of the operating voltage aggravates this problem. A thorough understanding of the physical mechanisms leading to hot-carrier related degradation of MOS transistors is a prerequisite for accurate circuit reliability evaluation. It is also being recognized that important reliability concerns other than the post-manufacture reliability qualification need to be addressed rigorously early in the design phase. The development and use of accurate reliability simulation tools are therefore crucial for early assessment and improvement of circuit reliability: Once the long-term reliability of the circuit is estimated through simulation, the results can be compared with predetermined reliability specifications or limits. If the predicted reliability does not satisfy the requirements, appropriate design modifications may be carried out to improve the resistance of the devices to degradation."

Design Automation for Timing-Driven Layout Synthesis (Hardcover, 1993 ed.): S. Sapatnekar, Sung-Mo Steve Kang Design Automation for Timing-Driven Layout Synthesis (Hardcover, 1993 ed.)
S. Sapatnekar, Sung-Mo Steve Kang
R4,741 Discovery Miles 47 410 Ships in 10 - 15 working days

The automation of layout synthesis design under stringent timing specifications is essential for state-of-the-art VLSI circuits and systems design. Especially, the timing-driven layout synthesis with optimal placement and routing of transistors with proper sizing is most critical in view of the chip area, interconnection parasitics, circuit delay and power dissipation. This book presents a systematic and unified view of the layout synthesis problem with a strong focus on CMOS technology. The criticality of RC parasitics in the interconnects and the optimal sizing of both p-channel and n-channel translators are illustrated for motivation. Following the motivation, the problems of modeling circuit delays and translator sizing are formulated and solved with mathematical rigor. Various delay models for CMOS circuits are discussed to account for realistic interconnection parasitics, the effect of transistor sizes, and also the input slew rates. Also many of the efficient transistor sizing algorithms are critically reviewed and the most recent transistor sizing algorithm based on convex programming techniques is introduced. For design automation of the rigorous CMOS layout synthesis, an integrated system that employs a suite of functional modules is introduced for step-by-step illustration of the design optimization process that produces highly compact CMOS layouts that meet user-specified timing and logical netlist requirements. Through most rigorous discussion of the essential design automation process steps and important models and algorithms this book presents a unified systems approach that can be practiced for high-performance CMOS VLSI designs. This book serves as an excellentreference, and can be used as text in advanced courses covering VLSI design, especially for design automation of physical design.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Harry Potter Wizard Wand - In…
 (3)
R830 Discovery Miles 8 300
Amphibious Soul - Finding The Wild In A…
Craig Foster Paperback R380 R255 Discovery Miles 2 550
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Home Classix Placemats - Geometric…
R59 R51 Discovery Miles 510
JCB Drift Canvas Soft Toe Sneaker…
R389 Discovery Miles 3 890
Barbie
Margot Robbie, Ryan Gosling Blu-ray disc R266 Discovery Miles 2 660
Jeronimo - DIY Garden house play set…
R249 R232 Discovery Miles 2 320
Mellerware Swiss - Plastic Floor Fan…
 (1)
R348 Discovery Miles 3 480
De'Longhi Coffee Tamper
R449 R349 Discovery Miles 3 490
Kendall Office Chair (Green)
 (1)
R1,699 R1,346 Discovery Miles 13 460

 

Partners